lists.openwall.net   lists  /  announce  owl-users  owl-dev  john-users  john-dev  passwdqc-users  yescrypt  popa3d-users  /  oss-security  kernel-hardening  musl  sabotage  tlsify  passwords  /  crypt-dev  xvendor  /  Bugtraq  Full-Disclosure  linux-kernel  linux-netdev  linux-ext4  linux-hardening  linux-cve-announce  PHC 
Open Source and information security mailing list archives
 
Hash Suite: Windows password security audit tool. GUI, reports in PDF.
[<prev] [next>] [<thread-prev] [thread-next>] [day] [month] [year] [list]
Date:	Wed, 17 Apr 2013 12:07:14 +0000
From:	"B, Ravi" <ravibabu@...com>
To:	"Bilovol, Ruslan" <ruslan.bilovol@...com>
CC:	"Balbi, Felipe" <balbi@...com>,
	"gregkh@...uxfoundation.org" <gregkh@...uxfoundation.org>,
	"linux-usb@...r.kernel.org" <linux-usb@...r.kernel.org>,
	"linux-kernel@...r.kernel.org" <linux-kernel@...r.kernel.org>
Subject: RE: [PATCH] usb: musb: gadget: fix enumeration on heavy-loaded
 systems

Ruslan

> >> Subject: [PATCH] usb: musb: gadget: fix enumeration on heavy-loaded
> >> systems
> >>
> >> From musb point of view, the Address Assignment sequence during
> >> device enumeration is next:
> >>  - first ep0 interrupt:
> >>       * read the address from USB_REQ_SET_ADDRESS request
> >>       * set up CSR0L.DataEnd bit (that is ACK
> >>         signalization for the host)
> >>  - second ep0 interrupt:
> >>       * indicates that the request completed successfully
> >>       * set up musb device address
> >>         Now musb device should answer to this address
> >>
> >> From the host perspective, if peripheral device acquires
> >> SET_ADDRESS request, it now may be accessed only using that address.
> >> However, on heavy loaded systems, time between first and
> >> second musb ep0 interrupts may be too long and musb controller
> >> misses requests between.
> >
> > What is meant by heavily loaded system? Is the device is heavily loaded
> during enumeration stage? Why second ep0 interrupt is too long? whether
> interrupt occurrence to interrupt service is taking too long?
> 
> I mean production system with aggressive power management and tens of
> interrupt sources.
> On such systems and in low CPU frequency case, you may meet condition
> when time between
> IRQ firing and ISR entering is increased in few times.
> 
> In particular case of OMAP4 where I met this issue, time between first
> and second ep0 interrupt
> sometimes may be up to 800-900 uS and in this case the USB30CV test fails.
> If this time is 200-300 uS, the test successfully passes.
> 
> Unfortunately, this time is not predictable and depends on many factors so
> this patch ensures we change the address as soon as sent ACK to the host.
> 
> >
> > As result, device enumeration may be
> >> unsuccessful. This can be checked on USB3.0 Host and
> >> using USB3.0 test suite (from usb.org) running ch9 tests
> >> for USB2.0 devices.
> >
> > You mean the usb2.0 musb controller (in device mode) connected to USB3.0
> host?
> 
> Correct. USB2.0 musb controller in device mode, connected to USB3.0
> host that runs
> USB30CV utility for USB2.0 devices
> 
> >
> >> Usually 'Addressed state/TD9.1: Device Descriptor Test' will fail
> >>
> >> The fix consists in checking CSR0L.DataEnd state and assigning
> >> the device address in the first ep0 interrupt handling, so
> >> delay is as minimal as possible
> >>
> >> Signed-off-by: Ruslan Bilovol <ruslan.bilovol@...com>
> >> ---
> >>  drivers/usb/musb/musb_gadget_ep0.c |   31
> +++++++++++++++++++++++++++++++
> >>  1 file changed, 31 insertions(+)
> >>
> >> diff --git a/drivers/usb/musb/musb_gadget_ep0.c
> >> b/drivers/usb/musb/musb_gadget_ep0.c
> >> index c9c1ac4..59bc5a5 100644
> >> --- a/drivers/usb/musb/musb_gadget_ep0.c
> >> +++ b/drivers/usb/musb/musb_gadget_ep0.c
> >> @@ -885,6 +885,37 @@ stall:
> >>  finish:
> >>                               musb_writew(regs, MUSB_CSR0,
> >>                                               musb->ackpend);
> >> +
> >> +                             /*
> >> +                              * If we are at end of SET_ADDRESS
> sequence,
> >> +                              * update the address immediately if
> possible,
> >> +                              * otherwise we may miss packets between
> >> +                              * sending ACK from musb side and musb's
> next
> >> +                              * interrupt handler firing (in which we
> update
> >> +                              * the address). At least this fixes next
> >> +                              * USB2.0 ch9 test of USB30CV utility:
> >> +                              * "Addressed state - Device Descriptor
> test"
> >> +                              */
> >> +                             if (musb->set_address && (musb->ackpend &
> >> +
> MUSB_CSR0_P_DATAEND) &&
> >> +                                             (musb->ep0_state ==
> >> +                                             MUSB_EP0_STAGE_STATUSIN))
> {
> >> +                                     u16 ack_delay = 500;
> >> +
> >> +                                     while ((musb_readw(regs,
> MUSB_CSR0) &
> >> +
> MUSB_CSR0_P_DATAEND) &&
> >> +                                                     --ack_delay) {
> >> +                                             cpu_relax();
> >> +                                             udelay(1);
> >> +                                     }
> >> +

No need to loop here. It is self clearing bit.

> >> +                                     if (ack_delay) {
> >> +                                             musb->set_address =
> false;
> >> +                                             musb_writeb(mbase,
> MUSB_FADDR,
> >> +                                                             musb-
> >address);
> >> +                                     }

Setting the address before status phase could lead to dropping of status  packet(IN token) by controller, because the status phase is addressed to device with zero address by host, but device controller already changed to new address.
I believe above delay loop is saving you in this case.

--
Ravi B
--
To unsubscribe from this list: send the line "unsubscribe linux-kernel" in
the body of a message to majordomo@...r.kernel.org
More majordomo info at  http://vger.kernel.org/majordomo-info.html
Please read the FAQ at  http://www.tux.org/lkml/

Powered by blists - more mailing lists

Powered by Openwall GNU/*/Linux Powered by OpenVZ