[<prev] [next>] [<thread-prev] [thread-next>] [day] [month] [year] [list]
Message-ID: <20130508155929.GA8459@dyad.programming.kicks-ass.net>
Date: Wed, 8 May 2013 17:59:29 +0200
From: Peter Zijlstra <peterz@...radead.org>
To: Michael Neuling <mikey@...ling.org>
Cc: eranian@...gle.com, Linux PPC dev <linuxppc-dev@...abs.org>,
linux-kernel@...r.kernel.org, michael@...erman.id.au,
Anshuman Khandual <anshuman.khandual@...ibm.com>
Subject: Re: Invalid perf_branch_entry.to entries question
On Tue, May 07, 2013 at 11:35:28AM +1000, Michael Neuling wrote:
> Peter & Stephane,
>
> We are plumbing the POWER8 Branch History Rolling Buffer (BHRB) into
> struct perf_branch_entry.
>
> Sometimes on POWER8 we may not be able to fill out the "to" address.
Just because I'm curious.. however does that happen? Surely the CPU knows where
next to fetch instructions?
> We
> initially thought of just making this 0, but it's feasible that this
> could be a valid address to branch to.
Right, while highly unlikely, x86 actually has some cases where 0 address is
valid *shudder*..
> The other logical value to indicate an invalid entry would be all 1s
> which is not possible (on POWER at least).
>
> Do you guys have a preference as to what we should use as an invalid
> entry? This would have some consequences for the userspace tool also.
>
> The alternative would be to add a flag alongside mispred/predicted to
> indicate the validity of the "to" address.
Either would work with me I suppose.. Stephane do you have any preference?
--
To unsubscribe from this list: send the line "unsubscribe linux-kernel" in
the body of a message to majordomo@...r.kernel.org
More majordomo info at http://vger.kernel.org/majordomo-info.html
Please read the FAQ at http://www.tux.org/lkml/
Powered by blists - more mailing lists