lists.openwall.net   lists  /  announce  owl-users  owl-dev  john-users  john-dev  passwdqc-users  yescrypt  popa3d-users  /  oss-security  kernel-hardening  musl  sabotage  tlsify  passwords  /  crypt-dev  xvendor  /  Bugtraq  Full-Disclosure  linux-kernel  linux-netdev  linux-ext4  linux-hardening  linux-cve-announce  PHC 
Open Source and information security mailing list archives
 
Hash Suite for Android: free password hash cracker in your pocket
[<prev] [next>] [<thread-prev] [day] [month] [year] [list]
Date:	Tue, 14 Jun 2016 18:47:30 +0300
From:	Andy Shevchenko <andriy.shevchenko@...ux.intel.com>
To:	Ingo Molnar <mingo@...nel.org>
Cc:	Thomas Gleixner <tglx@...utronix.de>,
	Ingo Molnar <mingo@...hat.com>,
	"H . Peter Anvin" <hpa@...or.com>, x86@...nel.org,
	linux-kernel@...r.kernel.org
Subject: Re: [PATCH v1 1/1] x86/platform/intel-mid: Make vertical
 indentation consistent

On Tue, 2016-06-14 at 17:33 +0200, Ingo Molnar wrote:
> How about this as well, on top of yours?

Looks definitely good to me! Thanks!

> 
> =================>
> 
> Make vertical alignment really consistent across this header, plus fix
> various 
> uglies like unnecessary parentheses and C comments from definition
> values.
> 
> Cc: Linus Torvalds <torvalds@...ux-foundation.org>
> Cc: Peter Zijlstra <peterz@...radead.org>
> Cc: Thomas Gleixner <tglx@...utronix.de>
> Signed-off-by: Ingo Molnar <mingo@...nel.org>
> ---
>  arch/x86/include/asm/intel-mid.h |   45 ++++++++++++++++++++---------
> ----------
>  1 file changed, 24 insertions(+), 21 deletions(-)
> 
> Index: tip/arch/x86/include/asm/intel-mid.h
> ===================================================================
> --- tip.orig/arch/x86/include/asm/intel-mid.h
> +++ tip/arch/x86/include/asm/intel-mid.h
> @@ -74,7 +74,7 @@ struct intel_mid_ops {
>  	[cpuid] = get_##cpuname##_ops
>  
>  /* Maximum number of CPU ops */
> -#define MAX_CPU_OPS(a)		(sizeof(a)/sizeof(void *))
> +#define MAX_CPU_OPS(a)			(sizeof(a)/sizeof(void
> *))
>  
>  /*
>   * For every new cpu addition, a weak get_<cpuname>_ops() function
> needs be
> @@ -100,8 +100,8 @@ static inline bool intel_mid_has_msic(vo
>  
>  #else /* !CONFIG_X86_INTEL_MID */
>  
> -#define intel_mid_identify_cpu()	(0)
> -#define intel_mid_has_msic()		(0)
> +#define intel_mid_identify_cpu()	0
> +#define intel_mid_has_msic()		0
>  
>  #endif /* !CONFIG_X86_INTEL_MID */
>  
> @@ -117,35 +117,38 @@ extern enum intel_mid_timer_options inte
>   * Penwell uses spread spectrum clock, so the freq number is not
> exactly
>   * the same as reported by MSR based on SDM.
>   */
> -#define FSB_FREQ_83SKU		83200
> -#define FSB_FREQ_100SKU		99840
> -#define FSB_FREQ_133SKU		133000
> -
> -#define FSB_FREQ_167SKU		167000
> -#define FSB_FREQ_200SKU		200000
> -#define FSB_FREQ_267SKU		267000
> -#define FSB_FREQ_333SKU		333000
> -#define FSB_FREQ_400SKU		400000
> +#define FSB_FREQ_83SKU			83200
> +#define FSB_FREQ_100SKU			99840
> +#define FSB_FREQ_133SKU			133000
> +
> +#define FSB_FREQ_167SKU			167000
> +#define FSB_FREQ_200SKU			200000
> +#define FSB_FREQ_267SKU			267000
> +#define FSB_FREQ_333SKU			333000
> +#define FSB_FREQ_400SKU			400000
>  
>  /* Bus Select SoC Fuse value */
> -#define BSEL_SOC_FUSE_MASK	0x7
> -#define BSEL_SOC_FUSE_001	0x1 /* FSB 133MHz */
> -#define BSEL_SOC_FUSE_101	0x5 /* FSB 100MHz */
> -#define BSEL_SOC_FUSE_111	0x7 /* FSB 83MHz */
> +#define BSEL_SOC_FUSE_MASK		0x7
> +/* FSB 133MHz: */
> +#define BSEL_SOC_FUSE_001		0x1
> +/* FSB 100MHz: */
> +#define BSEL_SOC_FUSE_101		0x5
> +/* FSB 83MHz: */
> +#define BSEL_SOC_FUSE_111		0x7
>  
> -#define SFI_MTMR_MAX_NUM	8
> -#define SFI_MRTC_MAX		8
> +#define SFI_MTMR_MAX_NUM		8
> +#define SFI_MRTC_MAX			8
>  
>  extern void intel_scu_devices_create(void);
>  extern void intel_scu_devices_destroy(void);
>  
>  /* VRTC timer */
> -#define MRST_VRTC_MAP_SZ	(1024)
> -/* #define MRST_VRTC_PGOFFSET	(0xc00) */
> +#define MRST_VRTC_MAP_SZ		1024
> +/* #define MRST_VRTC_PGOFFSET	0xc00 */
>  
>  extern void intel_mid_rtc_init(void);
>  
>  /* the offset for the mapping of global gpio pin to irq */
> -#define INTEL_MID_IRQ_OFFSET	0x100
> +#define INTEL_MID_IRQ_OFFSET		0x100
>  
>  #endif /* _ASM_X86_INTEL_MID_H */

-- 

Andy Shevchenko <andriy.shevchenko@...ux.intel.com>
Intel Finland Oy

Powered by blists - more mailing lists

Powered by Openwall GNU/*/Linux Powered by OpenVZ