lists.openwall.net   lists  /  announce  owl-users  owl-dev  john-users  john-dev  passwdqc-users  yescrypt  popa3d-users  /  oss-security  kernel-hardening  musl  sabotage  tlsify  passwords  /  crypt-dev  xvendor  /  Bugtraq  Full-Disclosure  linux-kernel  linux-netdev  linux-ext4  linux-hardening  linux-cve-announce  PHC 
Open Source and information security mailing list archives
 
Hash Suite: Windows password security audit tool. GUI, reports in PDF.
[<prev] [next>] [<thread-prev] [thread-next>] [day] [month] [year] [list]
Message-ID: <7d794ee055c74c6aae473073a094de29@realtek.com>
Date:   Tue, 31 Dec 2019 09:25:50 +0000
From:   James Tai <james.tai@...ltek.com>
To:     Andreas Färber <afaerber@...e.de>,
        "linux-realtek-soc@...ts.infradead.org" 
        <linux-realtek-soc@...ts.infradead.org>
CC:     Mark Rutland <mark.rutland@....com>,
        "devicetree@...r.kernel.org" <devicetree@...r.kernel.org>,
        "linux-kernel@...r.kernel.org" <linux-kernel@...r.kernel.org>,
        Rob Herring <robh+dt@...nel.org>,
        "Philipp Zabel" <p.zabel@...gutronix.de>,
        "linux-arm-kernel@...ts.infradead.org" 
        <linux-arm-kernel@...ts.infradead.org>
Subject: RE: [PATCH 06/14] dt-bindings: reset: Add Realtek RTD1195

> Add a header with symbolic reset indices for Realtek RTD1195 SoC.
> Naming was derived from BSP register description headers.
> 
> Acked-by: Philipp Zabel <p.zabel@...gutronix.de>
> Reviewed-by: Rob Herring <robh@...nel.org>
> Signed-off-by: Andreas Färber <afaerber@...e.de>
> ---
>  v1: From RTD1195 v4 series
> 
>  include/dt-bindings/reset/realtek,rtd1195.h | 74
> +++++++++++++++++++++++++++++
>  1 file changed, 74 insertions(+)
>  create mode 100644 include/dt-bindings/reset/realtek,rtd1195.h
> 
> diff --git a/include/dt-bindings/reset/realtek,rtd1195.h
> b/include/dt-bindings/reset/realtek,rtd1195.h
> new file mode 100644
> index 000000000000..27902abf935b
> --- /dev/null
> +++ b/include/dt-bindings/reset/realtek,rtd1195.h
> @@ -0,0 +1,74 @@
> +/* SPDX-License-Identifier: (GPL-2.0-or-later OR BSD-2-Clause) */
> +/*
> + * Realtek RTD1195 reset controllers
> + *
> + * Copyright (c) 2017 Andreas Färber
> + */
> +#ifndef DT_BINDINGS_RESET_RTD1195_H
> +#define DT_BINDINGS_RESET_RTD1195_H
> +
> +/* soft reset 1 */
> +#define RTD1195_RSTN_MISC		0
> +#define RTD1195_RSTN_RNG		1
> +#define RTD1195_RSTN_USB3_POW		2
> +#define RTD1195_RSTN_GSPI		3
> +#define RTD1195_RSTN_USB3_P0_MDIO	4
> +#define RTD1195_RSTN_VE_H265		5
> +#define RTD1195_RSTN_USB		6
> +#define RTD1195_RSTN_USB_PHY0		8
> +#define RTD1195_RSTN_USB_PHY1		9
> +#define RTD1195_RSTN_HDMIRX		11
> +#define RTD1195_RSTN_HDMI		12
> +#define RTD1195_RSTN_ETN		14
> +#define RTD1195_RSTN_AIO		15
> +#define RTD1195_RSTN_GPU		16
> +#define RTD1195_RSTN_VE_H264		17
> +#define RTD1195_RSTN_VE_JPEG		18
> +#define RTD1195_RSTN_TVE		19
> +#define RTD1195_RSTN_VO			20
> +#define RTD1195_RSTN_LVDS		21
> +#define RTD1195_RSTN_SE			22
> +#define RTD1195_RSTN_DCU		23
> +#define RTD1195_RSTN_DC_PHY		24
> +#define RTD1195_RSTN_CP			25
> +#define RTD1195_RSTN_MD			26
> +#define RTD1195_RSTN_TP			27
> +#define RTD1195_RSTN_AE			28
> +#define RTD1195_RSTN_NF			29
> +#define RTD1195_RSTN_MIPI		30
> +
> +/* soft reset 2 */
> +#define RTD1195_RSTN_ACPU		0
> +#define RTD1195_RSTN_VCPU		1
> +#define RTD1195_RSTN_PCR		9
> +#define RTD1195_RSTN_CR			10
> +#define RTD1195_RSTN_EMMC		11
> +#define RTD1195_RSTN_SDIO		12
> +#define RTD1195_RSTN_I2C_5		18
> +#define RTD1195_RSTN_RTC		20
> +#define RTD1195_RSTN_I2C_4		23
> +#define RTD1195_RSTN_I2C_3		24
> +#define RTD1195_RSTN_I2C_2		25
> +#define RTD1195_RSTN_I2C_1		26
> +#define RTD1195_RSTN_UR1		28
> +
> +/* soft reset 3 */
> +#define RTD1195_RSTN_SB2		0
> +
> +/* iso soft reset */
> +#define RTD1195_ISO_RSTN_VFD		0
> +#define RTD1195_ISO_RSTN_IR		1
> +#define RTD1195_ISO_RSTN_CEC0		2
> +#define RTD1195_ISO_RSTN_CEC1		3
> +#define RTD1195_ISO_RSTN_DP		4
> +#define RTD1195_ISO_RSTN_CBUSTX		5
> +#define RTD1195_ISO_RSTN_CBUSRX		6
> +#define RTD1195_ISO_RSTN_EFUSE		7
> +#define RTD1195_ISO_RSTN_UR0		8
> +#define RTD1195_ISO_RSTN_GMAC		9
> +#define RTD1195_ISO_RSTN_GPHY		10
> +#define RTD1195_ISO_RSTN_I2C_0		11
> +#define RTD1195_ISO_RSTN_I2C_6		12
> +#define RTD1195_ISO_RSTN_CBUS		13
> +
> +#endif
> --
> 2.16.4
> 
Acked-by: James Tai <james.tai@...ltek.com>

Powered by blists - more mailing lists

Powered by Openwall GNU/*/Linux Powered by OpenVZ