[<prev] [next>] [<thread-prev] [thread-next>] [day] [month] [year] [list]
Message-ID: <20211124084620.628-3-caihuoqing@baidu.com>
Date: Wed, 24 Nov 2021 16:46:16 +0800
From: Cai Huoqing <caihuoqing@...du.com>
To: <caihuoqing@...du.com>
CC: Rob Herring <robh+dt@...nel.org>,
Greg Kroah-Hartman <gregkh@...uxfoundation.org>,
<devicetree@...r.kernel.org>, <linux-kernel@...r.kernel.org>,
<linux-staging@...ts.linux.dev>
Subject: [PATCH v2 2/3] dt-bindings: staging: Add the binding documentation for ZHOUYI AI accelerator
ZHOUYI NPU is an AI accelerator chip which is integrated into ARM SOC,
such as Allwinner R329 SOC.
Add the binding documentation for ZHOUYI AI accelerator.
Signed-off-by: Cai Huoqing <caihuoqing@...du.com>
---
.../bindings/staging/arm,zynpu.yaml | 61 +++++++++++++++++++
1 file changed, 61 insertions(+)
create mode 100644 Documentation/devicetree/bindings/staging/arm,zynpu.yaml
diff --git a/Documentation/devicetree/bindings/staging/arm,zynpu.yaml b/Documentation/devicetree/bindings/staging/arm,zynpu.yaml
new file mode 100644
index 000000000000..d452c08ab4a3
--- /dev/null
+++ b/Documentation/devicetree/bindings/staging/arm,zynpu.yaml
@@ -0,0 +1,61 @@
+# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause)
+%YAML 1.2
+---
+$id: http://devicetree.org/schemas/staging/arm,zynpu.yaml#
+$schema: http://devicetree.org/meta-schemas/core.yaml#
+
+title: ARM ZHOUYI AI accelerator bindings
+
+maintainers:
+ - Cai Huoqing <caihuoqing@...du.com>
+
+description:
+ Supports ZHOUYI AI accelerator in ARM SOC.
+
+properties:
+ compatible:
+ const: armchina,zhouyi-v1
+
+ reg:
+ maxItems: 1
+
+ device_type:
+ const: zynpu
+
+ cma-reserved-bytes:
+ default: 0
+
+ interrupts:
+ maxItems: 1
+
+ clocks:
+ maxItems: 3
+
+required:
+ - compatible
+ - reg
+ - device_type
+ - cma-reserved-bytes
+ - interrupts
+ - clocks
+
+additionalProperties: false
+
+examples:
+ - |
+ #include <dt-bindings/interrupt-controller/arm-gic.h>
+ soc {
+ #address-cells = <2>;
+ #size-cells = <2>;
+ zynpu@...50000 {
+ compatible = "armchina,zhouyi-v1";
+ reg = <0x0 0x03050000 0x0 0x1000>;
+ device_type = "zynpu";
+ cma-reserved-bytes = <0x2600000>;
+ interrupts = <GIC_SPI 64 IRQ_TYPE_EDGE_RISING>;
+ clocks = <&clk_zynpu>,
+ <&clk_pll_zynpu>,
+ <&clk_zynpu_slv>;
+ };
+ };
+...
--
2.25.1
Powered by blists - more mailing lists