[<prev] [next>] [thread-next>] [day] [month] [year] [list]
Message-Id: <cover.1645950971.git.christophe.leroy@csgroup.eu>
Date: Sun, 27 Feb 2022 11:00:33 +0100
From: Christophe Leroy <christophe.leroy@...roup.eu>
To: Mark Brown <broonie@...nel.org>, Rob Herring <robh+dt@...nel.org>,
Pratyush Yadav <p.yadav@...com>
Cc: Christophe Leroy <christophe.leroy@...roup.eu>,
linux-kernel@...r.kernel.org, linux-spi@...r.kernel.org,
devicetree@...r.kernel.org
Subject: [PATCH v1 0/2] Add support for components requiring trailing clock after transfer
Some components require a few clock cycles with chipselect off before
or/and after the data transfer done with CS on.
Typically IDT 801034 QUAD PCM CODEC datasheet states "Note *: CCLK
should have one cycle before CS goes low, and two cycles after
CS goes high".
The cycles "before" are implicitely provided by all previous activity
on the SPI bus. But the cycles "after" must be provided in order to
achieve the SPI transfer.
In order to use that kind of component, implement a new option for
SPI slaves in order to implement a trailing clock of a few bits
with ChipSelect off at the end of the transfer.
This is based on a discussion we had a few years ago, see
https://lore.kernel.org/linux-spi/20160824112701.GE22076@sirena.org.uk/
IDT 801034 QUAD PCM CODEC datasheet can be found at
https://www.renesas.com/eu/en/document/dst/821034-data-sheet?language=en&r=24763
Christophe Leroy (2):
spi: Add new mode to generate additional clock cycles
spi: fsl-spi: Implement trailing clock mode
.../bindings/spi/spi-peripheral-props.yaml | 4 ++++
drivers/spi/spi-fsl-lib.c | 2 +-
drivers/spi/spi-fsl-spi.c | 15 +++++++++++++--
drivers/spi/spi.c | 5 ++++-
include/uapi/linux/spi/spi.h | 3 ++-
5 files changed, 24 insertions(+), 5 deletions(-)
--
2.34.1
Powered by blists - more mailing lists