[<prev] [next>] [<thread-prev] [thread-next>] [day] [month] [year] [list]
Message-ID: <CAJ9a7VgxF1tr6yoE-k=+VnYi9suELk7EacJFxSDFxW_-XG=UKA@mail.gmail.com>
Date: Wed, 31 Aug 2022 10:32:28 +0100
From: Mike Leach <mike.leach@...aro.org>
To: James Clark <james.clark@....com>
Cc: suzuki.poulose@....com, coresight@...ts.linaro.org,
mathieu.poirier@...aro.org, leo.yan@...aro.org,
linux-kernel@...r.kernel.org, german.gomez@....com,
Alexander Shishkin <alexander.shishkin@...ux.intel.com>,
Maxime Coquelin <mcoquelin.stm32@...il.com>,
Alexandre Torgue <alexandre.torgue@...s.st.com>,
linux-arm-kernel@...ts.infradead.org,
linux-stm32@...md-mailman.stormreply.com
Subject: Re: [PATCH v2 3/5] coresight: Re-use same function for similar sysfs
register accessors
On Tue, 30 Aug 2022 at 18:26, James Clark <james.clark@....com> wrote:
>
> Currently each accessor macro creates an identical function which wastes
> space in the text area and pollutes the ftrace function names. Change it
> so that the same function is used, but the register to access is passed
> in as parameter rather than baked into each function.
>
> Signed-off-by: James Clark <james.clark@....com>
> ---
> drivers/hwtracing/coresight/coresight-catu.c | 25 ++++-------
> drivers/hwtracing/coresight/coresight-core.c | 14 ++++++
> drivers/hwtracing/coresight/coresight-etb10.c | 25 ++++-------
> .../coresight/coresight-etm3x-sysfs.c | 31 +++++--------
> drivers/hwtracing/coresight/coresight-priv.h | 40 +++++++++--------
> .../coresight/coresight-replicator.c | 7 +--
> drivers/hwtracing/coresight/coresight-stm.c | 37 ++++++----------
> .../hwtracing/coresight/coresight-tmc-core.c | 43 ++++++-------------
> 8 files changed, 91 insertions(+), 131 deletions(-)
>
> diff --git a/drivers/hwtracing/coresight/coresight-catu.c b/drivers/hwtracing/coresight/coresight-catu.c
> index 9d89c4054046..bc90a03f478f 100644
> --- a/drivers/hwtracing/coresight/coresight-catu.c
> +++ b/drivers/hwtracing/coresight/coresight-catu.c
> @@ -365,24 +365,15 @@ static const struct etr_buf_operations etr_catu_buf_ops = {
> .get_data = catu_get_data_etr_buf,
> };
>
> -coresight_simple_reg32(devid, CORESIGHT_DEVID);
> -coresight_simple_reg32(control, CATU_CONTROL);
> -coresight_simple_reg32(status, CATU_STATUS);
> -coresight_simple_reg32(mode, CATU_MODE);
> -coresight_simple_reg32(axictrl, CATU_AXICTRL);
> -coresight_simple_reg32(irqen, CATU_IRQEN);
> -coresight_simple_reg64(sladdr, CATU_SLADDRLO, CATU_SLADDRHI);
> -coresight_simple_reg64(inaddr, CATU_INADDRLO, CATU_INADDRHI);
> -
> static struct attribute *catu_mgmt_attrs[] = {
> - &dev_attr_devid.attr,
> - &dev_attr_control.attr,
> - &dev_attr_status.attr,
> - &dev_attr_mode.attr,
> - &dev_attr_axictrl.attr,
> - &dev_attr_irqen.attr,
> - &dev_attr_sladdr.attr,
> - &dev_attr_inaddr.attr,
> + coresight_simple_reg32(devid, CORESIGHT_DEVID),
> + coresight_simple_reg32(control, CATU_CONTROL),
> + coresight_simple_reg32(status, CATU_STATUS),
> + coresight_simple_reg32(mode, CATU_MODE),
> + coresight_simple_reg32(axictrl, CATU_AXICTRL),
> + coresight_simple_reg32(irqen, CATU_IRQEN),
> + coresight_simple_reg64(sladdr, CATU_SLADDRLO, CATU_SLADDRHI),
> + coresight_simple_reg64(inaddr, CATU_INADDRLO, CATU_INADDRHI),
> NULL,
> };
>
> diff --git a/drivers/hwtracing/coresight/coresight-core.c b/drivers/hwtracing/coresight/coresight-core.c
> index 1edfec1e9d18..c63b2167a69f 100644
> --- a/drivers/hwtracing/coresight/coresight-core.c
> +++ b/drivers/hwtracing/coresight/coresight-core.c
> @@ -60,6 +60,20 @@ EXPORT_SYMBOL_GPL(coresight_barrier_pkt);
>
> static const struct cti_assoc_op *cti_assoc_ops;
>
> +ssize_t coresight_simple_show(struct device *_dev,
> + struct device_attribute *attr, char *buf)
> +{
> + struct coresight_device *csdev = container_of(_dev, struct coresight_device, dev);
> + struct cs_pair_attribute *cs_attr = container_of(attr, struct cs_pair_attribute, attr);
> + u64 val;
> +
> + pm_runtime_get_sync(_dev->parent);
> + val = csdev_access_relaxed_read_pair(&csdev->access, cs_attr->lo_off, cs_attr->hi_off);
> + pm_runtime_put_sync(_dev->parent);
> + return sysfs_emit(buf, "0x%llx\n", val);
> +}
> +EXPORT_SYMBOL_GPL(coresight_simple_show);
> +
> void coresight_set_cti_ops(const struct cti_assoc_op *cti_op)
> {
> cti_assoc_ops = cti_op;
> diff --git a/drivers/hwtracing/coresight/coresight-etb10.c b/drivers/hwtracing/coresight/coresight-etb10.c
> index 405bb3355cb1..8aa6e4f83e42 100644
> --- a/drivers/hwtracing/coresight/coresight-etb10.c
> +++ b/drivers/hwtracing/coresight/coresight-etb10.c
> @@ -655,24 +655,15 @@ static const struct file_operations etb_fops = {
> .llseek = no_llseek,
> };
>
> -coresight_simple_reg32(rdp, ETB_RAM_DEPTH_REG);
> -coresight_simple_reg32(sts, ETB_STATUS_REG);
> -coresight_simple_reg32(rrp, ETB_RAM_READ_POINTER);
> -coresight_simple_reg32(rwp, ETB_RAM_WRITE_POINTER);
> -coresight_simple_reg32(trg, ETB_TRG);
> -coresight_simple_reg32(ctl, ETB_CTL_REG);
> -coresight_simple_reg32(ffsr, ETB_FFSR);
> -coresight_simple_reg32(ffcr, ETB_FFCR);
> -
> static struct attribute *coresight_etb_mgmt_attrs[] = {
> - &dev_attr_rdp.attr,
> - &dev_attr_sts.attr,
> - &dev_attr_rrp.attr,
> - &dev_attr_rwp.attr,
> - &dev_attr_trg.attr,
> - &dev_attr_ctl.attr,
> - &dev_attr_ffsr.attr,
> - &dev_attr_ffcr.attr,
> + coresight_simple_reg32(rdp, ETB_RAM_DEPTH_REG),
> + coresight_simple_reg32(sts, ETB_STATUS_REG),
> + coresight_simple_reg32(rrp, ETB_RAM_READ_POINTER),
> + coresight_simple_reg32(rwp, ETB_RAM_WRITE_POINTER),
> + coresight_simple_reg32(trg, ETB_TRG),
> + coresight_simple_reg32(ctl, ETB_CTL_REG),
> + coresight_simple_reg32(ffsr, ETB_FFSR),
> + coresight_simple_reg32(ffcr, ETB_FFCR),
> NULL,
> };
>
> diff --git a/drivers/hwtracing/coresight/coresight-etm3x-sysfs.c b/drivers/hwtracing/coresight/coresight-etm3x-sysfs.c
> index 12f8e8176c7e..fd81eca3ec18 100644
> --- a/drivers/hwtracing/coresight/coresight-etm3x-sysfs.c
> +++ b/drivers/hwtracing/coresight/coresight-etm3x-sysfs.c
> @@ -1252,28 +1252,17 @@ static struct attribute *coresight_etm_attrs[] = {
> NULL,
> };
>
> -coresight_simple_reg32(etmccr, ETMCCR);
> -coresight_simple_reg32(etmccer, ETMCCER);
> -coresight_simple_reg32(etmscr, ETMSCR);
> -coresight_simple_reg32(etmidr, ETMIDR);
> -coresight_simple_reg32(etmcr, ETMCR);
> -coresight_simple_reg32(etmtraceidr, ETMTRACEIDR);
> -coresight_simple_reg32(etmteevr, ETMTEEVR);
> -coresight_simple_reg32(etmtssvr, ETMTSSCR);
> -coresight_simple_reg32(etmtecr1, ETMTECR1);
> -coresight_simple_reg32(etmtecr2, ETMTECR2);
> -
> static struct attribute *coresight_etm_mgmt_attrs[] = {
> - &dev_attr_etmccr.attr,
> - &dev_attr_etmccer.attr,
> - &dev_attr_etmscr.attr,
> - &dev_attr_etmidr.attr,
> - &dev_attr_etmcr.attr,
> - &dev_attr_etmtraceidr.attr,
> - &dev_attr_etmteevr.attr,
> - &dev_attr_etmtssvr.attr,
> - &dev_attr_etmtecr1.attr,
> - &dev_attr_etmtecr2.attr,
> + coresight_simple_reg32(etmccr, ETMCCR),
> + coresight_simple_reg32(etmccer, ETMCCER),
> + coresight_simple_reg32(etmscr, ETMSCR),
> + coresight_simple_reg32(etmidr, ETMIDR),
> + coresight_simple_reg32(etmcr, ETMCR),
> + coresight_simple_reg32(etmtraceidr, ETMTRACEIDR),
> + coresight_simple_reg32(etmteevr, ETMTEEVR),
> + coresight_simple_reg32(etmtssvr, ETMTSSCR),
> + coresight_simple_reg32(etmtecr1, ETMTECR1),
> + coresight_simple_reg32(etmtecr2, ETMTECR2),
> NULL,
> };
>
> diff --git a/drivers/hwtracing/coresight/coresight-priv.h b/drivers/hwtracing/coresight/coresight-priv.h
> index cf8ae768106e..07b392bfdbcd 100644
> --- a/drivers/hwtracing/coresight/coresight-priv.h
> +++ b/drivers/hwtracing/coresight/coresight-priv.h
> @@ -39,24 +39,30 @@
>
> #define ETM_MODE_EXCL_KERN BIT(30)
> #define ETM_MODE_EXCL_USER BIT(31)
> +struct cs_pair_attribute {
> + struct device_attribute attr;
> + s32 lo_off;
> + s32 hi_off;
> +};
>
> -#define __coresight_simple_show(name, lo_off, hi_off) \
> -static ssize_t name##_show(struct device *_dev, \
> - struct device_attribute *attr, char *buf) \
> -{ \
> - struct coresight_device *csdev = container_of(_dev, struct coresight_device, dev); \
> - u64 val; \
> - pm_runtime_get_sync(_dev->parent); \
> - val = csdev_access_relaxed_read_pair(&csdev->access, lo_off, hi_off); \
> - pm_runtime_put_sync(_dev->parent); \
> - return scnprintf(buf, PAGE_SIZE, "0x%llx\n", val); \
> -} \
> -static DEVICE_ATTR_RO(name)
> -
> -#define coresight_simple_reg32(name, offset) \
> - __coresight_simple_show(name, offset, -1)
> -#define coresight_simple_reg64(name, lo_off, hi_off) \
> - __coresight_simple_show(name, lo_off, hi_off)
> +extern ssize_t coresight_simple_show(struct device *_dev,
> + struct device_attribute *attr, char *buf);
> +
> +#define coresight_simple_reg32(name, offset) \
> + (&((struct cs_pair_attribute[]) { \
> + { \
> + __ATTR(name, 0444, coresight_simple_show, NULL), \
> + offset, -1 \
> + } \
> + })[0].attr.attr)
> +
> +#define coresight_simple_reg64(name, lo_off, hi_off) \
> + (&((struct cs_pair_attribute[]) { \
> + { \
> + __ATTR(name, 0444, coresight_simple_show, NULL), \
> + lo_off, hi_off \
> + } \
> + })[0].attr.attr)
>
> extern const u32 coresight_barrier_pkt[4];
> #define CORESIGHT_BARRIER_PKT_SIZE (sizeof(coresight_barrier_pkt))
> diff --git a/drivers/hwtracing/coresight/coresight-replicator.c b/drivers/hwtracing/coresight/coresight-replicator.c
> index 7cffcbb2ec42..4dd50546d7e4 100644
> --- a/drivers/hwtracing/coresight/coresight-replicator.c
> +++ b/drivers/hwtracing/coresight/coresight-replicator.c
> @@ -196,12 +196,9 @@ static const struct coresight_ops replicator_cs_ops = {
> .link_ops = &replicator_link_ops,
> };
>
> -coresight_simple_reg32(idfilter0, REPLICATOR_IDFILTER0);
> -coresight_simple_reg32(idfilter1, REPLICATOR_IDFILTER1);
> -
> static struct attribute *replicator_mgmt_attrs[] = {
> - &dev_attr_idfilter0.attr,
> - &dev_attr_idfilter1.attr,
> + coresight_simple_reg32(idfilter0, REPLICATOR_IDFILTER0),
> + coresight_simple_reg32(idfilter1, REPLICATOR_IDFILTER1),
> NULL,
> };
>
> diff --git a/drivers/hwtracing/coresight/coresight-stm.c b/drivers/hwtracing/coresight/coresight-stm.c
> index 4a31905604fe..463f449cfb79 100644
> --- a/drivers/hwtracing/coresight/coresight-stm.c
> +++ b/drivers/hwtracing/coresight/coresight-stm.c
> @@ -634,19 +634,6 @@ static ssize_t traceid_store(struct device *dev,
> }
> static DEVICE_ATTR_RW(traceid);
>
> -coresight_simple_reg32(tcsr, STMTCSR);
> -coresight_simple_reg32(tsfreqr, STMTSFREQR);
> -coresight_simple_reg32(syncr, STMSYNCR);
> -coresight_simple_reg32(sper, STMSPER);
> -coresight_simple_reg32(spter, STMSPTER);
> -coresight_simple_reg32(privmaskr, STMPRIVMASKR);
> -coresight_simple_reg32(spscr, STMSPSCR);
> -coresight_simple_reg32(spmscr, STMSPMSCR);
> -coresight_simple_reg32(spfeat1r, STMSPFEAT1R);
> -coresight_simple_reg32(spfeat2r, STMSPFEAT2R);
> -coresight_simple_reg32(spfeat3r, STMSPFEAT3R);
> -coresight_simple_reg32(devid, CORESIGHT_DEVID);
> -
> static struct attribute *coresight_stm_attrs[] = {
> &dev_attr_hwevent_enable.attr,
> &dev_attr_hwevent_select.attr,
> @@ -657,18 +644,18 @@ static struct attribute *coresight_stm_attrs[] = {
> };
>
> static struct attribute *coresight_stm_mgmt_attrs[] = {
> - &dev_attr_tcsr.attr,
> - &dev_attr_tsfreqr.attr,
> - &dev_attr_syncr.attr,
> - &dev_attr_sper.attr,
> - &dev_attr_spter.attr,
> - &dev_attr_privmaskr.attr,
> - &dev_attr_spscr.attr,
> - &dev_attr_spmscr.attr,
> - &dev_attr_spfeat1r.attr,
> - &dev_attr_spfeat2r.attr,
> - &dev_attr_spfeat3r.attr,
> - &dev_attr_devid.attr,
> + coresight_simple_reg32(tcsr, STMTCSR),
> + coresight_simple_reg32(tsfreqr, STMTSFREQR),
> + coresight_simple_reg32(syncr, STMSYNCR),
> + coresight_simple_reg32(sper, STMSPER),
> + coresight_simple_reg32(spter, STMSPTER),
> + coresight_simple_reg32(privmaskr, STMPRIVMASKR),
> + coresight_simple_reg32(spscr, STMSPSCR),
> + coresight_simple_reg32(spmscr, STMSPMSCR),
> + coresight_simple_reg32(spfeat1r, STMSPFEAT1R),
> + coresight_simple_reg32(spfeat2r, STMSPFEAT2R),
> + coresight_simple_reg32(spfeat3r, STMSPFEAT3R),
> + coresight_simple_reg32(devid, CORESIGHT_DEVID),
> NULL,
> };
>
> diff --git a/drivers/hwtracing/coresight/coresight-tmc-core.c b/drivers/hwtracing/coresight/coresight-tmc-core.c
> index 781d213526b7..07abf28ad725 100644
> --- a/drivers/hwtracing/coresight/coresight-tmc-core.c
> +++ b/drivers/hwtracing/coresight/coresight-tmc-core.c
> @@ -251,36 +251,21 @@ static enum tmc_mem_intf_width tmc_get_memwidth(u32 devid)
> return memwidth;
> }
>
> -coresight_simple_reg32(rsz, TMC_RSZ);
> -coresight_simple_reg32(sts, TMC_STS);
> -coresight_simple_reg32(trg, TMC_TRG);
> -coresight_simple_reg32(ctl, TMC_CTL);
> -coresight_simple_reg32(ffsr, TMC_FFSR);
> -coresight_simple_reg32(ffcr, TMC_FFCR);
> -coresight_simple_reg32(mode, TMC_MODE);
> -coresight_simple_reg32(pscr, TMC_PSCR);
> -coresight_simple_reg32(axictl, TMC_AXICTL);
> -coresight_simple_reg32(authstatus, TMC_AUTHSTATUS);
> -coresight_simple_reg32(devid, CORESIGHT_DEVID);
> -coresight_simple_reg64(rrp, TMC_RRP, TMC_RRPHI);
> -coresight_simple_reg64(rwp, TMC_RWP, TMC_RWPHI);
> -coresight_simple_reg64(dba, TMC_DBALO, TMC_DBAHI);
> -
> static struct attribute *coresight_tmc_mgmt_attrs[] = {
> - &dev_attr_rsz.attr,
> - &dev_attr_sts.attr,
> - &dev_attr_rrp.attr,
> - &dev_attr_rwp.attr,
> - &dev_attr_trg.attr,
> - &dev_attr_ctl.attr,
> - &dev_attr_ffsr.attr,
> - &dev_attr_ffcr.attr,
> - &dev_attr_mode.attr,
> - &dev_attr_pscr.attr,
> - &dev_attr_devid.attr,
> - &dev_attr_dba.attr,
> - &dev_attr_axictl.attr,
> - &dev_attr_authstatus.attr,
> + coresight_simple_reg32(rsz, TMC_RSZ),
> + coresight_simple_reg32(sts, TMC_STS),
> + coresight_simple_reg64(rrp, TMC_RRP, TMC_RRPHI),
> + coresight_simple_reg64(rwp, TMC_RWP, TMC_RWPHI),
> + coresight_simple_reg32(trg, TMC_TRG),
> + coresight_simple_reg32(ctl, TMC_CTL),
> + coresight_simple_reg32(ffsr, TMC_FFSR),
> + coresight_simple_reg32(ffcr, TMC_FFCR),
> + coresight_simple_reg32(mode, TMC_MODE),
> + coresight_simple_reg32(pscr, TMC_PSCR),
> + coresight_simple_reg32(devid, CORESIGHT_DEVID),
> + coresight_simple_reg64(dba, TMC_DBALO, TMC_DBAHI),
> + coresight_simple_reg32(axictl, TMC_AXICTL),
> + coresight_simple_reg32(authstatus, TMC_AUTHSTATUS),
> NULL,
> };
>
> --
> 2.28.0
>
Reviewed-by: Mike Leach <mike.leach@...aro.org>
--
Mike Leach
Principal Engineer, ARM Ltd.
Manchester Design Centre. UK
Powered by blists - more mailing lists