lists.openwall.net   lists  /  announce  owl-users  owl-dev  john-users  john-dev  passwdqc-users  yescrypt  popa3d-users  /  oss-security  kernel-hardening  musl  sabotage  tlsify  passwords  /  crypt-dev  xvendor  /  Bugtraq  Full-Disclosure  linux-kernel  linux-netdev  linux-ext4  linux-hardening  linux-cve-announce  PHC 
Open Source and information security mailing list archives
 
Hash Suite: Windows password security audit tool. GUI, reports in PDF.
[<prev] [next>] [<thread-prev] [thread-next>] [day] [month] [year] [list]
Message-ID: <20230116222602.oswnt4ecoucpb2km@skbuf>
Date:   Tue, 17 Jan 2023 00:26:02 +0200
From:   Vladimir Oltean <olteanv@...il.com>
To:     Rakesh Sankaranarayanan <rakesh.sankaranarayanan@...rochip.com>
Cc:     netdev@...r.kernel.org, linux-kernel@...r.kernel.org,
        woojung.huh@...rochip.com, UNGLinuxDriver@...rochip.com,
        andrew@...n.ch, f.fainelli@...il.com, davem@...emloft.net,
        edumazet@...gle.com, kuba@...nel.org, pabeni@...hat.com,
        arun.ramadoss@...rochip.com, hkallweit1@...il.com,
        linux@...linux.org.uk
Subject: Re: [PATCH net 2/2] net: dsa: microchip: lan937x: run phy
 initialization during each link update

On Mon, Jan 16, 2023 at 03:35:00PM +0530, Rakesh Sankaranarayanan wrote:
> PHY initialization is supposed to run on every mode changes.
> "lan87xx_config_aneg()" verifies every mode change using
> "phy_modify_changed()" function. Earlier code had phy_modify_changed()
> followed by genphy_soft_reset. But soft_reset resets all the
> pre-configured register values to default state, and lost all the
> initialization done. With this reason gen_phy_reset was removed.
> But it need to go through init sequence each time the mode changed.
> Update lan97xx_config_aneg() to invoke phy_init once successful mode
> update is detected.
> 
> PHY init sequence added in lan87xx_phy_init() have slave init
> commands executed every time. Update the init sequence to run
> slave init only if phydev is in slave mode.
> 
> Test setup contains LAN9370 EVB connected to SAMA5D3 (Running DSA),
> and issue can be reproduced by connecting link to any of the available
> ports after SAMA5D3 boot-up. With this issue, port will fail to
> update link state. But once the SAMA5D3 is reset with LAN9370 link in
> connected state itself, on boot-up link state will be reported as UP. But
> Again after some time, if link is moved to DOWN state, it will not get
> reported.
> 
> Fixes: b2cd2cde7d69 ("net: phy: LAN87xx: remove genphy_softreset in config_aneg")
> Signed-off-by: Rakesh Sankaranarayanan <rakesh.sankaranarayanan@...rochip.com>
> ---

Process related comments:

1. Don't prefix a patch with "net: dsa: microchip: " unless it touches
   the drivers/net/dsa/microchip/ folder.

2. Don't make unrelated patches on different drivers part of the same
   patch set.

3. AFAIU, this is the second fixup of a feature which never worked well
   (changing master/slave setting through ethtool). Not sure exactly
   what are the rules, but at some point, maintainers might say
   "hey, let go, this never worked, just send your fixes to net-next".
   I mean: (1) fixes of fixes of smth that never worked can't be sent ad
   infinitum, especially if not small and (2) there needs to be some
   incentive to submit code that actually works and was tested, rather
   than a placeholder which can be fixed up later, right? In this case,
   I'm not sure, this seems borderline net-next. Let's see what the PHY
   library maintainers think.

The code seems ok, I couldn't find flaws in it.

>  drivers/net/phy/microchip_t1.c | 70 +++++++++++++++++++++++++++-------
>  1 file changed, 56 insertions(+), 14 deletions(-)
> 
> diff --git a/drivers/net/phy/microchip_t1.c b/drivers/net/phy/microchip_t1.c
> index 8569a545e0a3..78618c8cb6bf 100644
> --- a/drivers/net/phy/microchip_t1.c
> +++ b/drivers/net/phy/microchip_t1.c
> @@ -245,15 +245,42 @@ static int lan87xx_config_rgmii_delay(struct phy_device *phydev)
>  			   PHYACC_ATTR_BANK_MISC, LAN87XX_CTRL_1, rc);
>  }
>  
> +static int lan87xx_phy_init_cmd(struct phy_device *phydev,
> +				const struct access_ereg_val *cmd_seq, int cnt)
> +{
> +	int ret, i;
> +
> +	for (i = 0; i < cnt; i++) {
> +		if (cmd_seq[i].mode == PHYACC_ATTR_MODE_POLL &&
> +		    cmd_seq[i].bank == PHYACC_ATTR_BANK_SMI) {
> +			ret = access_smi_poll_timeout(phydev,
> +						      cmd_seq[i].offset,
> +						      cmd_seq[i].val,
> +						      cmd_seq[i].mask);
> +		} else {
> +			ret = access_ereg(phydev, cmd_seq[i].mode,
> +					  cmd_seq[i].bank, cmd_seq[i].offset,
> +					  cmd_seq[i].val);
> +		}
> +		if (ret < 0)
> +			return ret;
> +	}
> +
> +	return ret;
> +}
> +
>  static int lan87xx_phy_init(struct phy_device *phydev)
>  {
> -	static const struct access_ereg_val init[] = {
> +	static const struct access_ereg_val hw_init[] = {
>  		/* TXPD/TXAMP6 Configs */
>  		{ PHYACC_ATTR_MODE_WRITE, PHYACC_ATTR_BANK_AFE,
>  		  T1_AFE_PORT_CFG1_REG,       0x002D,  0 },
>  		/* HW_Init Hi and Force_ED */
>  		{ PHYACC_ATTR_MODE_WRITE, PHYACC_ATTR_BANK_SMI,
>  		  T1_POWER_DOWN_CONTROL_REG,  0x0308,  0 },
> +	};
> +
> +	static const struct access_ereg_val slave_init[] = {
>  		/* Equalizer Full Duplex Freeze - T1 Slave */
>  		{ PHYACC_ATTR_MODE_WRITE, PHYACC_ATTR_BANK_DSP,
>  		  T1_EQ_FD_STG1_FRZ_CFG,     0x0002,  0 },
> @@ -267,6 +294,9 @@ static int lan87xx_phy_init(struct phy_device *phydev)
>  		  T1_EQ_WT_FD_LCK_FRZ_CFG,    0x0002,  0 },
>  		{ PHYACC_ATTR_MODE_WRITE, PHYACC_ATTR_BANK_DSP,
>  		  T1_PST_EQ_LCK_STG1_FRZ_CFG, 0x0002,  0 },
> +	};
> +
> +	static const struct access_ereg_val phy_init[] = {
>  		/* Slave Full Duplex Multi Configs */
>  		{ PHYACC_ATTR_MODE_WRITE, PHYACC_ATTR_BANK_DSP,
>  		  T1_SLV_FD_MULT_CFG_REG,     0x0D53,  0 },
> @@ -397,7 +427,7 @@ static int lan87xx_phy_init(struct phy_device *phydev)
>  		{ PHYACC_ATTR_MODE_WRITE, PHYACC_ATTR_BANK_SMI,
>  		  T1_POWER_DOWN_CONTROL_REG,	0x0300, 0 },
>  	};
> -	int rc, i;
> +	int rc;
>  
>  	/* phy Soft reset */
>  	rc = genphy_soft_reset(phydev);
> @@ -405,21 +435,28 @@ static int lan87xx_phy_init(struct phy_device *phydev)
>  		return rc;
>  
>  	/* PHY Initialization */
> -	for (i = 0; i < ARRAY_SIZE(init); i++) {
> -		if (init[i].mode == PHYACC_ATTR_MODE_POLL &&
> -		    init[i].bank == PHYACC_ATTR_BANK_SMI) {
> -			rc = access_smi_poll_timeout(phydev,
> -						     init[i].offset,
> -						     init[i].val,
> -						     init[i].mask);
> -		} else {
> -			rc = access_ereg(phydev, init[i].mode, init[i].bank,
> -					 init[i].offset, init[i].val);
> -		}
> +	rc = lan87xx_phy_init_cmd(phydev, hw_init, ARRAY_SIZE(hw_init));
> +	if (rc < 0)
> +		return rc;
> +
> +	rc = genphy_read_master_slave(phydev);
> +	if (rc)
> +		return rc;
> +
> +	/* Following squence need to run only if phydev is in

s/Following squence need/The following sequence needs/

> +	 * slave mode.
> +	 */
> +	if (phydev->master_slave_state == MASTER_SLAVE_STATE_SLAVE) {
> +		rc = lan87xx_phy_init_cmd(phydev, slave_init,
> +					  ARRAY_SIZE(slave_init));
>  		if (rc < 0)
>  			return rc;
>  	}
>  
> +	rc = lan87xx_phy_init_cmd(phydev, phy_init, ARRAY_SIZE(phy_init));
> +	if (rc < 0)
> +		return rc;
> +
>  	return lan87xx_config_rgmii_delay(phydev);
>  }
>  
> @@ -775,6 +812,7 @@ static int lan87xx_read_status(struct phy_device *phydev)
>  static int lan87xx_config_aneg(struct phy_device *phydev)
>  {
>  	u16 ctl = 0;
> +	int ret;
>  
>  	switch (phydev->master_slave_set) {
>  	case MASTER_SLAVE_CFG_MASTER_FORCE:
> @@ -790,7 +828,11 @@ static int lan87xx_config_aneg(struct phy_device *phydev)
>  		return -EOPNOTSUPP;
>  	}
>  
> -	return phy_modify_changed(phydev, MII_CTRL1000, CTL1000_AS_MASTER, ctl);
> +	ret = phy_modify_changed(phydev, MII_CTRL1000, CTL1000_AS_MASTER, ctl);
> +	if (ret == 1)
> +		return phy_init_hw(phydev);
> +
> +	return ret;
>  }
>  
>  static int lan87xx_get_sqi(struct phy_device *phydev)
> -- 
> 2.34.1
> 

Powered by blists - more mailing lists

Powered by Openwall GNU/*/Linux Powered by OpenVZ