[<prev] [next>] [thread-next>] [day] [month] [year] [list]
Message-ID: <20230809185722.248787-1-tmaimon77@gmail.com>
Date: Wed, 9 Aug 2023 21:57:20 +0300
From: Tomer Maimon <tmaimon77@...il.com>
To: <linus.walleij@...aro.org>, <robh+dt@...nel.org>,
<krzysztof.kozlowski+dt@...aro.org>, <conor+dt@...nel.org>,
<avifishman70@...il.com>, <tali.perry1@...il.com>,
<joel@....id.au>, <venture@...gle.com>, <yuenn@...gle.com>,
<benjaminfair@...gle.com>, <j.neuschaefer@....net>
CC: <openbmc@...ts.ozlabs.org>, <linux-gpio@...r.kernel.org>,
<devicetree@...r.kernel.org>, <linux-kernel@...r.kernel.org>,
Tomer Maimon <tmaimon77@...il.com>
Subject: [PATCH RESEND v5 0/2] pinctrl: nuvoton: add pinmux and GPIO driver for NPCM8XX
This patch set adds pinmux and GPIO controller for the Arbel NPCM8XX
Baseboard Management Controller (BMC).
Arbel BMC NPCM8XX pinctrl driver based on Poleg NPCM7XX, except the
pin mux mapping difference the NPCM8XX GPIO supports adjust debounce
period time.
Arbel BMC NPCM8XX Pinmux functions accessible only for pin groups
and pin configuration parameters available only for individual pins.
Arbel BMC NPCM8XX has eight identical GPIO modules,
each module has 32 GPIO ports.
Most of the GPIO ports are multiplexed with other system functions.
The NPCM8XX pinctrl and GPIO driver were tested on NPCM845 evaluation board.
This patchset resend due the a mail server failure.
Addressed comments from:
- Rob Herring: https://www.spinics.net/lists/kernel/msg4881522.html
- Kernel test robot
Changes since version 4:
- Pin controller driver
- Modify DS definition.
- Pin controller dt-binding
- Modify -mux pattern.
- Remove tabs.
Changes since version 3:
- Pin controller driver
- Remove unused line in Kconfig.
- Add GPIO 183-189 GPIO support.
- Add SPI1 CS pins.
- Modify SMB23b pin list.
- Remove unused module pins.
- Fix PIN-CONFIG_OUTPUT setting.
- Pin controller dt-binding
- Modify pin and function items.
- Use consistent quotes.
- drop unneseccary quote.
- pincrtl node name modify to pinctrl@...00260 since
the pin controller handling was done in 0xf0800260
offset.
Changes since version 2:
- Pin controller driver
- Modify kernel configuration.
- Adding and removing include files.
- Using the same register format size.
- Reducing lines by command combination.
- Remove unnecessary parentheses use.
- Use GENMASK and BIT macros.
- Using traditional patterns.
- Pin controller dt-binding
- Modify GPIO description.
- pintcrtl node name, Sorry, I know we have a long discussion about it.
Still, I think the best header pinctrl node name is pinctrl@...00000.
because the pin mux is handled through the GCR.
BTW, same pinctrl header name is used in the NPCM7XX pinctrl version.
https://elixir.bootlin.com/linux/v6.0-rc6/source/arch/arm/boot/dts/nuvoton-common-npcm7xx.dtsi#L560
Changes since version 1:
- Pin controller driver
- Remove unnecessary debug prints and comments.
- Use fwnode functions.
- Remove Redundant 'else'.
- Use switch case instead of else if.
- Use GENMASK and BIT macros.
- Use dev_err_probe in probe error.
- Use callback GPIO range.
- Add GCR phandle property.
- Parameter order in reversed xmas
- Pin controller dt-binding
- Modify name from pin to mux.
- Add phandle property.
Tomer Maimon (2):
dt-binding: pinctrl: Add NPCM8XX pinctrl and GPIO documentation
pinctrl: nuvoton: add NPCM8XX pinctrl and GPIO driver
.../pinctrl/nuvoton,npcm845-pinctrl.yaml | 215 ++
drivers/pinctrl/nuvoton/Kconfig | 14 +
drivers/pinctrl/nuvoton/Makefile | 1 +
drivers/pinctrl/nuvoton/pinctrl-npcm8xx.c | 2491 +++++++++++++++++
4 files changed, 2721 insertions(+)
create mode 100644 Documentation/devicetree/bindings/pinctrl/nuvoton,npcm845-pinctrl.yaml
create mode 100644 drivers/pinctrl/nuvoton/pinctrl-npcm8xx.c
--
2.33.0
Powered by blists - more mailing lists