lists.openwall.net   lists  /  announce  owl-users  owl-dev  john-users  john-dev  passwdqc-users  yescrypt  popa3d-users  /  oss-security  kernel-hardening  musl  sabotage  tlsify  passwords  /  crypt-dev  xvendor  /  Bugtraq  Full-Disclosure  linux-kernel  linux-netdev  linux-ext4  linux-hardening  linux-cve-announce  PHC 
Open Source and information security mailing list archives
 
Hash Suite: Windows password security audit tool. GUI, reports in PDF.
[<prev] [next>] [<thread-prev] [day] [month] [year] [list]
Date:   Wed, 09 Aug 2023 14:20:23 +0000
From:   patchwork-bot+linux-riscv@...nel.org
To:     Conor Dooley <conor.dooley@...rochip.com>
Cc:     linux-riscv@...ts.infradead.org, palmer@...belt.com,
        devicetree@...r.kernel.org, aou@...s.berkeley.edu, corbet@....net,
        linux-doc@...r.kernel.org, linux-kernel@...r.kernel.org,
        conor@...nel.org, robh+dt@...nel.org, evan@...osinc.com,
        krzysztof.kozlowski+dt@...aro.org, paul.walmsley@...ive.com,
        heiko.stuebner@...ll.eu, ajones@...tanamicro.com
Subject: Re: [PATCH v5 00/11] RISC-V: Probe DT extension support using
 riscv,isa-extensions & riscv,isa-base

Hello:

This series was applied to riscv/linux.git (for-next)
by Palmer Dabbelt <palmer@...osinc.com>:

On Thu, 13 Jul 2023 13:10:58 +0100 you wrote:
> Hey,
> 
> Based on my latest iteration of deprecating riscv,isa [1], here's an
> implementation of the new properties for Linux. The first few patches,
> up to "RISC-V: split riscv_fill_hwcap() in 3", are all prep work that
> further tames some of the extension related code, on top of my already
> applied series that cleans up the ISA string parser.
> Perhaps "RISC-V: shunt isa_ext_arr to cpufeature.c" is a bit gratuitous,
> but I figured a bit of coalescing of extension related data structures
> would be a good idea. Note that riscv,isa will still be used in the
> absence of the new properties. Palmer suggested adding a Kconfig option
> to turn off the fallback for DT, which I have gone and done. It's locked
> behind the NONPORTABLE option for good reason.
> 
> [...]

Here is the summary with links:
  - [v5,01/11] RISC-V: Provide a more helpful error message on invalid ISA strings
    https://git.kernel.org/riscv/c/230598939678
  - [v5,02/11] RISC-V: don't parse dt/acpi isa string to get rv32/rv64
    https://git.kernel.org/riscv/c/67270fb388fe
  - [v5,03/11] RISC-V: drop a needless check in print_isa_ext()
    https://git.kernel.org/riscv/c/131033689da2
  - [v5,04/11] RISC-V: shunt isa_ext_arr to cpufeature.c
    https://git.kernel.org/riscv/c/8135ade32c0d
  - [v5,05/11] RISC-V: repurpose riscv_isa_ext array in riscv_fill_hwcap()
    https://git.kernel.org/riscv/c/37f988dcec05
  - [v5,06/11] RISC-V: add missing single letter extension definitions
    https://git.kernel.org/riscv/c/c30556e318cc
  - [v5,07/11] RISC-V: add single letter extensions to riscv_isa_ext
    https://git.kernel.org/riscv/c/effc122ad176
  - [v5,08/11] RISC-V: split riscv_fill_hwcap() in 3
    https://git.kernel.org/riscv/c/4265b0ec5ee7
  - [v5,09/11] RISC-V: enable extension detection from dedicated properties
    https://git.kernel.org/riscv/c/90700a4fbfaf
  - [v5,10/11] RISC-V: try new extension properties in of_early_processor_hartid()
    https://git.kernel.org/riscv/c/c98f136aedbd
  - [v5,11/11] RISC-V: provide Kconfig & commandline options to control parsing "riscv,isa"
    https://git.kernel.org/riscv/c/496ea826d1e1

You are awesome, thank you!
-- 
Deet-doot-dot, I am a bot.
https://korg.docs.kernel.org/patchwork/pwbot.html


Powered by blists - more mailing lists

Powered by Openwall GNU/*/Linux Powered by OpenVZ