[<prev] [next>] [<thread-prev] [thread-next>] [day] [month] [year] [list]
Message-ID: <c6w5wqjqdimn3cfex3n6aynol4hfqejct23ziq4wcwj2svuk5g@tzfi6fnbpc4k>
Date: Tue, 14 Oct 2025 13:09:17 +0300
From: Abel Vesa <abel.vesa@...aro.org>
To: Vinod Koul <vkoul@...nel.org>,
Kishon Vijay Abraham I <kishon@...nel.org>, Rob Herring <robh@...nel.org>,
Krzysztof Kozlowski <krzk+dt@...nel.org>, Conor Dooley <conor+dt@...nel.org>,
Bjorn Andersson <andersson@...nel.org>
Cc: Dmitry Baryshkov <lumag@...nel.org>,
Konrad Dybcio <konradybcio@...nel.org>, Neil Armstrong <neil.armstrong@...aro.org>,
linux-arm-msm@...r.kernel.org, linux-phy@...ts.infradead.org, devicetree@...r.kernel.org,
linux-kernel@...r.kernel.org, Konrad Dybcio <konrad.dybcio@....qualcomm.com>,
Dmitry Baryshkov <dmitry.baryshkov@....qualcomm.com>
Subject: Re: [PATCH v3 0/4] phy: qcom: edp: Add support for Glymur platform
On 25-10-14 13:02:26, Abel Vesa wrote:
> The Glymur platform implements the eDP/DP PHY version 8.
> Add the necessary registers, rework the driver to accommodate
> this new version and add the Glymur specific configuration data.
>
> This patchset depends on:
> https://lore.kernel.org/all/20250909-phy-qcom-edp-add-missing-refclk-v3-0-4ec55a0512ab@linaro.org/
>
> Signed-off-by: Abel Vesa <abel.vesa@...aro.org>
> ---
Urgh, for some reason, b4 re-enrolled (lost old branch) this one as v3 instead.
This is actually v4. Hopefully, v4 will know to pick this one up when applying.
Sorry about the mess.
> Changes in v4:
> - Force fallthrough for 5400 and 8100 link rates in qcom_edp_com_configure_pll_v8,
> as they use the same values.
> - Picked up Rob's and Konrad's R-b tags.
>
> Changes in v3:
> - Split the DP_AUX_CFG_SIZE change into as separate patch, as per
> Konrad's request.
> - Re-worded the dt-bindings commit, as per Krzysztof's request.
> - Link to v2: https://lore.kernel.org/r/20250909-phy-qcom-edp-add-glymur-support-v2-0-02553381e47d@linaro.org
>
> Changes in v2:
> - Sorted alphabetically the both the compatible and v8 specific
> configuration.
> - Prefixed the new offsets with DP in order differentiate from PCIe ones
> - Link to v1: https://lore.kernel.org/r/20250904-phy-qcom-edp-add-glymur-support-v1-0-e83c6b9a145b@linaro.org
>
> ---
> Abel Vesa (4):
> dt-bindings: phy: Add DP PHY compatible for Glymur
> phy: qcom: edp: Fix the DP_PHY_AUX_CFG registers count
> phy: qcom-qmp: qserdes-com: Add v8 DP-specific qserdes register offsets
> phy: qcom: edp: Add Glymur platform support
>
> .../devicetree/bindings/phy/qcom,edp-phy.yaml | 2 +
> drivers/phy/qualcomm/phy-qcom-edp.c | 232 ++++++++++++++++++++-
> .../phy/qualcomm/phy-qcom-qmp-dp-qserdes-com-v8.h | 52 +++++
> 3 files changed, 279 insertions(+), 7 deletions(-)
> ---
> base-commit: b529e9498b7948df2be579282cbf0d5a9a3b7f9a
> change-id: 20250903-phy-qcom-edp-add-glymur-support-2a8117d92b89
>
> Best regards,
> --
> Abel Vesa <abel.vesa@...aro.org>
>
Powered by blists - more mailing lists