[<prev] [next>] [thread-next>] [day] [month] [year] [list]
Message-Id: <1580906292-19445-1-git-send-email-harini.katakam@xilinx.com>
Date: Wed, 5 Feb 2020 18:08:10 +0530
From: Harini Katakam <harini.katakam@...inx.com>
To: nicolas.ferre@...rochip.com, davem@...emloft.net,
claudiu.beznea@...rochip.com, kuba@...nel.org
Cc: netdev@...r.kernel.org, linux-kernel@...r.kernel.org,
michal.simek@...inx.com, harinikatakamlinux@...il.com,
harini.katakam@...inx.com
Subject: [PATCH v3 0/2] TSO bug fixes
An IP errata was recently discovered when testing TSO enabled versions
with perf test tools where a false amba error is reported by the IP.
Some ways to reproduce would be to use iperf or applications with payload
descriptor sizes very close to 16K. Once the error is observed TXERR (or
bit 6 of ISR) will be constantly triggered leading to a series of tx path
error handling and clean up. Workaround the same by limiting this size to
0x3FC0 as recommended by Cadence. There was no performance impact on 1G
system that I tested with.
Note on patch 1: The alignment code may be unused but leaving it there
in case anyone is using UFO.
Added Fixes tag to patch 1.
Harini Katakam (2):
net: macb: Remove unnecessary alignment check for TSO
net: macb: Limit maximum GEM TX length in TSO
drivers/net/ethernet/cadence/macb_main.c | 14 ++++++++------
1 file changed, 8 insertions(+), 6 deletions(-)
--
2.7.4
Powered by blists - more mailing lists