[<prev] [next>] [<thread-prev] [thread-next>] [day] [month] [year] [list]
Message-ID: <20210613163452.1f01d418@zhouyanjie-virtual-machine>
Date: Sun, 13 Jun 2021 16:34:52 +0800
From: 周琰杰 <zhouyanjie@...yeetech.com>
To: Andrew Lunn <andrew@...n.ch>
Cc: davem@...emloft.net, kuba@...nel.org, robh+dt@...nel.org,
peppe.cavallaro@...com, alexandre.torgue@...s.st.com,
joabreu@...opsys.com, mcoquelin.stm32@...il.com,
linux-mips@...r.kernel.org, linux-kernel@...r.kernel.org,
netdev@...r.kernel.org, devicetree@...r.kernel.org,
linux-stm32@...md-mailman.stormreply.com,
linux-arm-kernel@...ts.infradead.org, dongsheng.qiu@...enic.com,
aric.pzqi@...enic.com, rick.tyliu@...enic.com,
sihui.liu@...enic.com, jun.jiang@...enic.com,
sernia.zhou@...mail.com, paul@...pouillou.net
Subject: Re: [PATCH v2 2/2] net: stmmac: Add Ingenic SoCs MAC support.
于 Thu, 10 Jun 2021 16:57:29 +0200
Andrew Lunn <andrew@...n.ch> 写道:
> > Here is Ingenic's reply, the time length corresponding to a unit is
> > 19.5ps (19500fs).
>
> Sometimes, there is a negative offset in the delays. So a delay value
> of 0 written to the register actually means -200ps or something.
Ah, perhaps this explains why we still need to add fine-tuning
parameter in rgmii-id and rgmii-txid modes to ensure that the network
works properly.
>
> Andrew
Powered by blists - more mailing lists