[<prev] [next>] [<thread-prev] [thread-next>] [day] [month] [year] [list]
Message-ID: <ZwJyk9XouLfd24VG@apocalypse>
Date: Sun, 6 Oct 2024 13:20:51 +0200
From: Andrea della Porta <andrea.porta@...e.com>
To: Bjorn Helgaas <helgaas@...nel.org>
Cc: Andrea della Porta <andrea.porta@...e.com>,
Michael Turquette <mturquette@...libre.com>,
Stephen Boyd <sboyd@...nel.org>, Rob Herring <robh@...nel.org>,
Krzysztof Kozlowski <krzk+dt@...nel.org>,
Conor Dooley <conor+dt@...nel.org>,
Florian Fainelli <florian.fainelli@...adcom.com>,
Broadcom internal kernel review list <bcm-kernel-feedback-list@...adcom.com>,
Linus Walleij <linus.walleij@...aro.org>,
Catalin Marinas <catalin.marinas@....com>,
Will Deacon <will@...nel.org>,
Derek Kiernan <derek.kiernan@....com>,
Dragan Cvetic <dragan.cvetic@....com>,
Arnd Bergmann <arnd@...db.de>,
Greg Kroah-Hartman <gregkh@...uxfoundation.org>,
Nicolas Ferre <nicolas.ferre@...rochip.com>,
Claudiu Beznea <claudiu.beznea@...on.dev>,
"David S. Miller" <davem@...emloft.net>,
Eric Dumazet <edumazet@...gle.com>,
Jakub Kicinski <kuba@...nel.org>, Paolo Abeni <pabeni@...hat.com>,
Saravana Kannan <saravanak@...gle.com>,
Bjorn Helgaas <bhelgaas@...gle.com>, linux-clk@...r.kernel.org,
devicetree@...r.kernel.org, linux-rpi-kernel@...ts.infradead.org,
linux-arm-kernel@...ts.infradead.org, linux-kernel@...r.kernel.org,
linux-gpio@...r.kernel.org, netdev@...r.kernel.org,
linux-pci@...r.kernel.org, linux-arch@...r.kernel.org,
Lee Jones <lee@...nel.org>, Andrew Lunn <andrew@...n.ch>,
Stefan Wahren <wahrenst@....net>, Lizhi Hou <lizhi.hou@....com>
Subject: Re: [PATCH 03/11] PCI: of_property: Sanitize 32 bit PCI address
parsed from DT
Hi Bjorn,
On 15:17 Sat 28 Sep , Bjorn Helgaas wrote:
...
> From your earlier email
> (https://lore.kernel.org/r/Zszcps6bnCcdFa54@apocalypse):
>
> > Without this patch the range translation chain is broken, like this:
>
> > pcie@...000: <0x2000000 0x00 0x00 0x1f 0x00 0x00 0xfffffffc>;
> > ~~~ chain breaks here ~~~
> > pci@0 : <0x82000000 0x1f 0x00 0x82000000 0x1f 0x00 0x00 0x600000>;
> > dev@0,0 : <0x01 0x00 0x00 0x82010000 0x1f 0x00 0x00 0x400000>;
> > rp1@0 : <0xc0 0x40000000 0x01 0x00 0x00 0x00 0x400000>;
>
> The cover letter said "RP1 is an MFD chipset that acts as a
> south-bridge PCIe endpoint .. the RP1 as an endpoint itself is
> discoverable via usual PCI enumeration".
>
> I assume pcie@...000 is the PCI host bridge and is already in the
> original DT describing the platform. I assume pci@0 is a Root Port
> and dev@0,0 is the RP1 Endpoint, and the existing code already adds
> them as they are enumerated when pci_bus_add_device() calls
> of_pci_make_dev_node(), and I think this series adds the rp1@0
> description.
Correct.
>
> And the "ranges" properties are built when of_pci_make_dev_node()
> eventually calls of_pci_prop_ranges(). With reference to sec 2.2.1.1
> of https://www.devicetree.org/open-firmware/bindings/pci/pci2_1.pdf
> and
> https://devicetree-specification.readthedocs.io/en/latest/chapter2-devicetree-basics.html#ranges,
> I *think* your example says:
>
> pcie@...000 has:
> child phys.hi 0x02000000 n=0 p=0 t=0 ss=10b
> child phys.mid,lo 0x00000000_00000000
> parent phys.hi,lo 0x0000001f_00000000
> length hi,lo 0x00000000_fffffffc
>
> which would make it a bridge where the child (PCI) address space is
> relocatable non-prefetchable 32-bit memory space at
> 0x00000000-0xfffffffc, and the corresponding parent address space is
> 0x1f_00000000-0x1f_fffffffc. That means the host bridge applies an
> address translation of "child_addr = parent_addr - 0x1f_00000000".
>
> pci@0 has:
> child phys.hi 0x82000000 n=1 p=0 t=0 ss=10b
> child phys.mid,lo 0x0000001f_00000000
> parent phys.hi 0x82000000 n=1 p=0 t=0 ss=10b
> parent phys.mid,lo 0x0000001f_00000000
> length hi,lo 0x00000000_00600000
>
> which would make it a PCI-to-PCI bridge (I assume a PCIe Root Port),
> where the child (secondary bus) address space is the non-relocatable
> non-prefetchable 32-bit memory space 0x1f_00000000-0x1f_005fffff and
> the parent (primary bus) address space is also non-relocatable
> non-prefetchable 32-bit memory space at 0x1f_00000000-0x1f_005fffff.
>
> This looks wrong to me because the pci@0 parent address space
> (0x1f_00000000-0x1f_005fffff) should be inside the pcie@...000 child
> address space (0x00000000-0xfffffffc), but it's not.
Exactly, that example refers to the 'uncorrected' case, i.e. without the
patch applied.
>
> IIUC, this patch clears the upper 32 bits in the pci@0 parent address
> space. That would make things work correctly in this case because
> that happens to be the exact translation of pcie@...000, so it results
> in pci@0 parent address space of 0x00000000-0x005fffff.
Right. I think we sould split it into two issues:
[1] RP1 acknowledges a 32 bit BAR address from its config space while the
device must be accessed using a 64 bit address (that is cpu address
0x1f_00000000), which sounds strange to me but I guess that is how
the hw interconnect has been designed, so we need to cope with it.
[2] I still think that the of_pci_set_address() function should be amended
to avoid generating invalid 64 address when 32 bit flag is set.
As you noted, fixing [2] will incidentally also let [1] work: I think
we can try to solve [1] the proper way and maybe defer [2] for a separate
patch.
To solve [1] I've dropped this patch and tried to solve it from devicetree,
modifying the following mapping:
pcie@...000: <0x3000000 0x1f 0x00 0x1f 0x00 0x00 0xfffffffc>;
so we now have a 1:1 64 bit mapping from 0x1f_00000000 to 0x1f_00000000.
I thought it would result in something like this:
pcie@...000: <0x3000000 0x1f 0x00 0x1f 0x00 0x00 0xfffffffc>;
pci@0 : <0x82000000 0x1f 0x00 0x82000000 0x1f 0x00 0x00 0x600000>;
dev@0,0 : <0x01 0x00 0x00 0x82010000 0x1f 0x00 0x00 0x400000>;
rp1@0 : <0xc0 0x40000000 0x01 0x00 0x00 0x00 0x400000>;
but it fails instead (err: "can't assign; no space") in pci_assign_resource()
function trying to match the size using pci_clip_resource_to_region(). It turned
out that the clipping is done against 32 bit memory region 'pci_32_bit',and
this is failing because the original region addresses to be clipped wxxiereas 64
bit wide. The 'culprit' seems to be the function devm_of_pci_get_host_bridge_resources()
dropping IORESOURCE_MEM_64 on any memory resource, which seems to be a change
somewhat specific to a RK3399 case (see commit 3bd6b8271ee66), but I'm not sure
whether it can be considered generic.
So, I'm actually at an empasse here.
Also, while taking a look at the resulting devicetree, I'm a bit confused by the
fact that the parent address generated by of_pci_prop_ranges() for the pci@0,0
bridge seems to be taken from the parent address of the pcie@...000 node. Shouldn't
it be taken from the child address of pcie@...000, instead?
>
> But I don't think it works in general because there's no requirement
> that the host bridge address translation be that simple. For example,
> if we have two host bridges, and we want each to have 2GB of 32-bit
> PCI address space starting at 0x0, it might look like this:
>
> 0x00000002_00000000 -> PCI 0x00000000 (subtract 0x00000002_00000000)
> 0x00000002_80000000 -> PCI 0x00000000 (subtract 0x00000002_80000000)
>
> In this case simply ignoring the high 32 bits of the CPU address isn't
> the correct translation for the second host bridge. I think we should
> look at each host bridge's "ranges", find the difference between its
> parent and child addresses, and apply the same difference to
> everything below that bridge.
Not sure I've got this scenario straight: can you please provide the topology
and the bit setting (32/64 bit) for those ranges? Also, is this scenario coming
from a real use case or is it hypothetical?
Many thanks,
Andrea
...
Powered by blists - more mailing lists