[<prev] [next>] [day] [month] [year] [list]
Message-ID: <312598cd-3e47-40c5-85c3-657b3859455b@US01WEHTC1.internal.synopsys.com>
Date: Wed, 10 May 2017 16:26:45 +0400
From: Razmik Karapetyan <Razmik.Karapetyan@...opsys.com>
To: John Youn <John.Youn@...opsys.com>,
Felipe Balbi <balbi@...nel.org>,
"Greg Kroah-Hartman" <gregkh@...uxfoundation.org>,
<linux-usb@...r.kernel.org>, <linux-kernel@...r.kernel.org>
CC: Razmik Karapetyan <Razmik.Karapetyan@...opsys.com>
Subject: [PATCH v3 2/4] usb: dwc2: Define Active Clock Gating support bit in GHWCFG4
The previously reserved 12th bit in GHWCFG4 now indicates that the
controller supports the Dynamic Power Reduction (Active Clock Gating)
during no traffic scenarios such as L0, idle, resume and suspend
states.
Signed-off-by: Razmik Karapetyan <razmik@...opsys.com>
---
drivers/usb/dwc2/hw.h | 1 +
1 file changed, 1 insertion(+)
diff --git a/drivers/usb/dwc2/hw.h b/drivers/usb/dwc2/hw.h
index b726701191f3..0f7806c23d8e 100644
--- a/drivers/usb/dwc2/hw.h
+++ b/drivers/usb/dwc2/hw.h
@@ -308,6 +308,7 @@
#define GHWCFG4_NUM_DEV_MODE_CTRL_EP_SHIFT 16
#define GHWCFG4_UTMI_PHY_DATA_WIDTH_MASK (0x3 << 14)
#define GHWCFG4_UTMI_PHY_DATA_WIDTH_SHIFT 14
+#define GHWCFG4_ACG_SUPPORTED BIT(12)
#define GHWCFG4_UTMI_PHY_DATA_WIDTH_8 0
#define GHWCFG4_UTMI_PHY_DATA_WIDTH_16 1
#define GHWCFG4_UTMI_PHY_DATA_WIDTH_8_OR_16 2
--
2.11.0
Powered by blists - more mailing lists