[<prev] [next>] [thread-next>] [day] [month] [year] [list]
Message-Id: <1559332694-6354-1-git-send-email-weifeng.voon@intel.com>
Date: Sat, 1 Jun 2019 03:58:09 +0800
From: Voon Weifeng <weifeng.voon@...el.com>
To: "David S. Miller" <davem@...emloft.net>,
Maxime Coquelin <mcoquelin.stm32@...il.com>
Cc: netdev@...r.kernel.org, linux-kernel@...r.kernel.org,
Jose Abreu <joabreu@...opsys.com>,
Giuseppe Cavallaro <peppe.cavallaro@...com>,
Andrew Lunn <andrew@...n.ch>,
Florian Fainelli <f.fainelli@...il.com>,
Alexandre Torgue <alexandre.torgue@...com>,
biao huang <biao.huang@...iatek.com>,
Ong Boon Leong <boon.leong.ong@...el.com>,
Kweh Hock Leong <hock.leong.kweh@...el.com>,
Voon Weifeng <weifeng.voon@...el.com>
Subject: [PATCH net-next v5 0/5] net: stmmac: enable EHL SGMI
This patch-set is to enable Ethernet controller
(DW Ethernet QoS and DW Ethernet PCS) with SGMII interface in Elkhart Lake.
The DW Ethernet PCS is the Physical Coding Sublayer that is between Ethernet
MAC and PHY and uses MDIO Clause-45 as Communication.
Kweh Hock Leong (1):
net: stmmac: enable clause 45 mdio support
Ong Boon Leong (3):
net: stmmac: introducing support for DWC xPCS logics
net: stmmac: add xpcs function hooks into main driver and ethtool
net: stmmac: add xPCS functions for device with DWMACv5.1
Voon Weifeng (1):
net: stmmac: add EHL SGMII 1Gbps PCI info and PCI ID
drivers/net/ethernet/stmicro/stmmac/Makefile | 2 +-
drivers/net/ethernet/stmicro/stmmac/common.h | 1 +
drivers/net/ethernet/stmicro/stmmac/dwmac4_core.c | 33 ++++
drivers/net/ethernet/stmicro/stmmac/dwxpcs.c | 198 +++++++++++++++++++++
drivers/net/ethernet/stmicro/stmmac/dwxpcs.h | 51 ++++++
drivers/net/ethernet/stmicro/stmmac/hwif.c | 42 ++++-
drivers/net/ethernet/stmicro/stmmac/hwif.h | 21 +++
drivers/net/ethernet/stmicro/stmmac/stmmac.h | 2 +
.../net/ethernet/stmicro/stmmac/stmmac_ethtool.c | 50 ++++--
drivers/net/ethernet/stmicro/stmmac/stmmac_main.c | 140 +++++++++++----
drivers/net/ethernet/stmicro/stmmac/stmmac_mdio.c | 40 ++++-
drivers/net/ethernet/stmicro/stmmac/stmmac_pci.c | 111 ++++++++++++
include/linux/phy.h | 2 +
include/linux/stmmac.h | 3 +
14 files changed, 638 insertions(+), 58 deletions(-)
create mode 100644 drivers/net/ethernet/stmicro/stmmac/dwxpcs.c
create mode 100644 drivers/net/ethernet/stmicro/stmmac/dwxpcs.h
--
Changelog v5:
*Cosmetic touch up
*Change axi_wr_osr_lmt and axi_rd_osr_lmt value to 1 since the register
has a default value of 1
Changelog v4:
*Rebased to latest net-next
Changelog v3:
*Applied reversed christmas tree
Changelog v2:
*Added support for the C37 AN for 1000BASE-X and SGMII (MAC side SGMII only)
*removed and submitted the fix patch to net
"net: stmmac: dma channel control register need to be init first"
*Squash the following 2 patches and move it to the end of the patch set:
"net: stmmac: add EHL SGMII 1Gbps platform data and PCI ID"
"net: stmmac: add xPCS platform data for EHL"
1.9.1
Powered by blists - more mailing lists