[<prev] [next>] [<thread-prev] [thread-next>] [day] [month] [year] [list]
Message-Id: <20241001024356.1096072-27-anshuman.khandual@arm.com>
Date: Tue, 1 Oct 2024 08:13:35 +0530
From: Anshuman Khandual <anshuman.khandual@....com>
To: linux-kernel@...r.kernel.org,
kvmarm@...ts.linux.dev,
linux-arm-kernel@...ts.infradead.org,
maz@...nel.org
Cc: Anshuman Khandual <anshuman.khandual@....com>,
Oliver Upton <oliver.upton@...ux.dev>,
James Morse <james.morse@....com>,
Suzuki K Poulose <suzuki.poulose@....com>,
Catalin Marinas <catalin.marinas@....com>,
Will Deacon <will@...nel.org>,
Mark Brown <broonie@...nel.org>
Subject: [PATCH 26/47] arm64/sysreg: Add register fields for SPMOVSCLR_EL0
This adds register fields for SPMOVSCLR_EL0 as per the definitions based
on DDI0601 2024-06.
Cc: Catalin Marinas <catalin.marinas@....com>
Cc: Will Deacon <will@...nel.org>
Cc: Mark Brown <broonie@...nel.org>
Cc: linux-arm-kernel@...ts.infradead.org
Cc: linux-kernel@...r.kernel.org
Signed-off-by: Anshuman Khandual <anshuman.khandual@....com>
---
arch/arm64/tools/sysreg | 67 +++++++++++++++++++++++++++++++++++++++++
1 file changed, 67 insertions(+)
diff --git a/arch/arm64/tools/sysreg b/arch/arm64/tools/sysreg
index 770c7ae23ce8..b0ec176f099c 100644
--- a/arch/arm64/tools/sysreg
+++ b/arch/arm64/tools/sysreg
@@ -178,6 +178,73 @@ Field 1 P
Field 0 E
EndSysreg
+Sysreg SPMOVSCLR_EL0 2 3 9 12 3
+Field 63 P63
+Field 62 P62
+Field 61 P61
+Field 60 P60
+Field 59 P59
+Field 58 P58
+Field 57 P57
+Field 56 P56
+Field 55 P55
+Field 54 P54
+Field 53 P53
+Field 52 P52
+Field 51 P51
+Field 50 P50
+Field 49 P49
+Field 48 P48
+Field 47 P47
+Field 46 P46
+Field 45 P45
+Field 44 P44
+Field 43 P43
+Field 42 P42
+Field 41 P41
+Field 40 P40
+Field 39 P39
+Field 38 P38
+Field 37 P37
+Field 36 P36
+Field 35 P35
+Field 34 P34
+Field 33 P33
+Field 32 P32
+Field 31 P31
+Field 30 P30
+Field 29 P29
+Field 28 P28
+Field 27 P27
+Field 26 P26
+Field 25 P25
+Field 24 P24
+Field 23 P23
+Field 22 P22
+Field 21 P21
+Field 20 P20
+Field 19 P19
+Field 18 P18
+Field 17 P17
+Field 16 P16
+Field 15 P15
+Field 14 P14
+Field 13 P13
+Field 12 P12
+Field 11 P11
+Field 10 P10
+Field 9 P9
+Field 8 P8
+Field 7 P7
+Field 6 P6
+Field 5 P5
+Field 4 P4
+Field 3 P3
+Field 2 P2
+Field 1 P1
+Field 0 P0
+EndSysreg
+
Sysreg SPMSCR_EL1 2 7 9 14 7
Field 63:32 IMP_DEF
Field 31 RAO
--
2.25.1
Powered by blists - more mailing lists